2015-06-21 15:33:46 +00:00
|
|
|
/*
|
|
|
|
Simple DirectMedia Layer
|
2020-01-17 04:49:25 +00:00
|
|
|
Copyright (C) 1997-2020 Sam Lantinga <slouken@libsdl.org>
|
2015-06-21 15:33:46 +00:00
|
|
|
|
|
|
|
This software is provided 'as-is', without any express or implied
|
|
|
|
warranty. In no event will the authors be held liable for any damages
|
|
|
|
arising from the use of this software.
|
|
|
|
|
|
|
|
Permission is granted to anyone to use this software for any purpose,
|
|
|
|
including commercial applications, and to alter it and redistribute it
|
|
|
|
freely, subject to the following restrictions:
|
|
|
|
|
|
|
|
1. The origin of this software must not be misrepresented; you must not
|
|
|
|
claim that you wrote the original software. If you use this software
|
|
|
|
in a product, an acknowledgment in the product documentation would be
|
|
|
|
appreciated but is not required.
|
|
|
|
2. Altered source versions must be plainly marked as such, and must not be
|
|
|
|
misrepresented as being the original software.
|
|
|
|
3. This notice may not be removed or altered from any source distribution.
|
|
|
|
*/
|
|
|
|
#ifdef TEST_MAIN
|
|
|
|
#include "SDL_config.h"
|
|
|
|
#else
|
|
|
|
#include "../SDL_internal.h"
|
|
|
|
#endif
|
|
|
|
|
2019-03-19 23:52:09 +00:00
|
|
|
#if defined(__WIN32__) || defined(__WINRT__)
|
2015-06-21 15:33:46 +00:00
|
|
|
#include "../core/windows/SDL_windows.h"
|
|
|
|
#endif
|
2017-08-21 20:00:40 +00:00
|
|
|
#if defined(__OS2__)
|
2020-10-10 17:50:02 +00:00
|
|
|
#undef HAVE_SYSCTLBYNAME
|
2017-08-21 20:00:40 +00:00
|
|
|
#define INCL_DOS
|
|
|
|
#include <os2.h>
|
|
|
|
#ifndef QSV_NUMPROCESSORS
|
|
|
|
#define QSV_NUMPROCESSORS 26
|
|
|
|
#endif
|
|
|
|
#endif
|
2015-06-21 15:33:46 +00:00
|
|
|
|
|
|
|
/* CPU feature detection for SDL */
|
|
|
|
|
|
|
|
#include "SDL_cpuinfo.h"
|
2018-05-21 15:34:57 +00:00
|
|
|
#include "SDL_assert.h"
|
2015-06-21 15:33:46 +00:00
|
|
|
|
|
|
|
#ifdef HAVE_SYSCONF
|
|
|
|
#include <unistd.h>
|
|
|
|
#endif
|
|
|
|
#ifdef HAVE_SYSCTLBYNAME
|
|
|
|
#include <sys/types.h>
|
|
|
|
#include <sys/sysctl.h>
|
|
|
|
#endif
|
|
|
|
#if defined(__MACOSX__) && (defined(__ppc__) || defined(__ppc64__))
|
|
|
|
#include <sys/sysctl.h> /* For AltiVec check */
|
2020-07-11 05:10:02 +00:00
|
|
|
#elif (defined(__OpenBSD__) || defined(__FreeBSD__)) && defined(__powerpc__)
|
2015-06-21 15:33:46 +00:00
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/sysctl.h> /* For AltiVec check */
|
|
|
|
#include <machine/cpu.h>
|
|
|
|
#elif SDL_ALTIVEC_BLITTERS && HAVE_SETJMP
|
|
|
|
#include <signal.h>
|
|
|
|
#include <setjmp.h>
|
|
|
|
#endif
|
|
|
|
|
2017-08-17 01:31:03 +00:00
|
|
|
#if defined(__QNXNTO__)
|
|
|
|
#include <sys/syspage.h>
|
|
|
|
#endif
|
|
|
|
|
2016-11-17 21:04:00 +00:00
|
|
|
#if (defined(__LINUX__) || defined(__ANDROID__)) && defined(__ARM_ARCH)
|
2016-11-17 21:10:32 +00:00
|
|
|
/*#include <asm/hwcap.h>*/
|
|
|
|
#ifndef AT_HWCAP
|
|
|
|
#define AT_HWCAP 16
|
|
|
|
#endif
|
2019-10-27 13:52:09 +00:00
|
|
|
#ifndef AT_PLATFORM
|
|
|
|
#define AT_PLATFORM 15
|
|
|
|
#endif
|
|
|
|
/* Prevent compilation error when including elf.h would also try to define AT_* as an enum */
|
|
|
|
#ifndef AT_NULL
|
|
|
|
#define AT_NULL 0
|
|
|
|
#endif
|
2016-11-17 21:10:32 +00:00
|
|
|
#ifndef HWCAP_NEON
|
|
|
|
#define HWCAP_NEON (1 << 12)
|
|
|
|
#endif
|
2016-11-17 21:04:00 +00:00
|
|
|
#if defined HAVE_GETAUXVAL
|
|
|
|
#include <sys/auxv.h>
|
|
|
|
#else
|
2016-11-17 21:01:59 +00:00
|
|
|
#include <fcntl.h>
|
|
|
|
#endif
|
2016-11-17 06:15:16 +00:00
|
|
|
#endif
|
|
|
|
|
2018-12-01 17:19:11 +00:00
|
|
|
#if defined(__ANDROID__) && defined(__ARM_ARCH) && !defined(HAVE_GETAUXVAL)
|
|
|
|
#if __ARM_ARCH < 8
|
|
|
|
#include <cpu-features.h>
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
2020-01-06 20:26:52 +00:00
|
|
|
#ifdef __RISCOS__
|
|
|
|
#include <kernel.h>
|
|
|
|
#include <swis.h>
|
|
|
|
#endif
|
|
|
|
|
2018-05-14 04:03:39 +00:00
|
|
|
#define CPU_HAS_RDTSC (1 << 0)
|
|
|
|
#define CPU_HAS_ALTIVEC (1 << 1)
|
|
|
|
#define CPU_HAS_MMX (1 << 2)
|
|
|
|
#define CPU_HAS_3DNOW (1 << 3)
|
|
|
|
#define CPU_HAS_SSE (1 << 4)
|
|
|
|
#define CPU_HAS_SSE2 (1 << 5)
|
|
|
|
#define CPU_HAS_SSE3 (1 << 6)
|
|
|
|
#define CPU_HAS_SSE41 (1 << 7)
|
|
|
|
#define CPU_HAS_SSE42 (1 << 8)
|
|
|
|
#define CPU_HAS_AVX (1 << 9)
|
|
|
|
#define CPU_HAS_AVX2 (1 << 10)
|
|
|
|
#define CPU_HAS_NEON (1 << 11)
|
2018-05-21 15:35:42 +00:00
|
|
|
#define CPU_HAS_AVX512F (1 << 12)
|
2019-10-25 01:12:08 +00:00
|
|
|
#define CPU_HAS_ARM_SIMD (1 << 13)
|
2015-06-21 15:33:46 +00:00
|
|
|
|
|
|
|
#if SDL_ALTIVEC_BLITTERS && HAVE_SETJMP && !__MACOSX__ && !__OpenBSD__
|
|
|
|
/* This is the brute force way of detecting instruction sets...
|
|
|
|
the idea is borrowed from the libmpeg2 library - thanks!
|
|
|
|
*/
|
|
|
|
static jmp_buf jmpbuf;
|
|
|
|
static void
|
|
|
|
illegal_instruction(int sig)
|
|
|
|
{
|
|
|
|
longjmp(jmpbuf, 1);
|
|
|
|
}
|
|
|
|
#endif /* HAVE_SETJMP */
|
|
|
|
|
|
|
|
static int
|
|
|
|
CPU_haveCPUID(void)
|
|
|
|
{
|
|
|
|
int has_CPUID = 0;
|
2016-11-17 03:49:04 +00:00
|
|
|
|
2015-06-21 15:33:46 +00:00
|
|
|
/* *INDENT-OFF* */
|
|
|
|
#ifndef SDL_CPUINFO_DISABLED
|
|
|
|
#if defined(__GNUC__) && defined(i386)
|
|
|
|
__asm__ (
|
|
|
|
" pushfl # Get original EFLAGS \n"
|
|
|
|
" popl %%eax \n"
|
|
|
|
" movl %%eax,%%ecx \n"
|
|
|
|
" xorl $0x200000,%%eax # Flip ID bit in EFLAGS \n"
|
|
|
|
" pushl %%eax # Save new EFLAGS value on stack \n"
|
|
|
|
" popfl # Replace current EFLAGS value \n"
|
|
|
|
" pushfl # Get new EFLAGS \n"
|
|
|
|
" popl %%eax # Store new EFLAGS in EAX \n"
|
|
|
|
" xorl %%ecx,%%eax # Can not toggle ID bit, \n"
|
|
|
|
" jz 1f # Processor=80486 \n"
|
|
|
|
" movl $1,%0 # We have CPUID support \n"
|
|
|
|
"1: \n"
|
|
|
|
: "=m" (has_CPUID)
|
|
|
|
:
|
|
|
|
: "%eax", "%ecx"
|
|
|
|
);
|
|
|
|
#elif defined(__GNUC__) && defined(__x86_64__)
|
|
|
|
/* Technically, if this is being compiled under __x86_64__ then it has
|
|
|
|
CPUid by definition. But it's nice to be able to prove it. :) */
|
|
|
|
__asm__ (
|
|
|
|
" pushfq # Get original EFLAGS \n"
|
|
|
|
" popq %%rax \n"
|
|
|
|
" movq %%rax,%%rcx \n"
|
|
|
|
" xorl $0x200000,%%eax # Flip ID bit in EFLAGS \n"
|
|
|
|
" pushq %%rax # Save new EFLAGS value on stack \n"
|
|
|
|
" popfq # Replace current EFLAGS value \n"
|
|
|
|
" pushfq # Get new EFLAGS \n"
|
|
|
|
" popq %%rax # Store new EFLAGS in EAX \n"
|
|
|
|
" xorl %%ecx,%%eax # Can not toggle ID bit, \n"
|
|
|
|
" jz 1f # Processor=80486 \n"
|
|
|
|
" movl $1,%0 # We have CPUID support \n"
|
|
|
|
"1: \n"
|
|
|
|
: "=m" (has_CPUID)
|
|
|
|
:
|
|
|
|
: "%rax", "%rcx"
|
|
|
|
);
|
|
|
|
#elif (defined(_MSC_VER) && defined(_M_IX86)) || defined(__WATCOMC__)
|
|
|
|
__asm {
|
|
|
|
pushfd ; Get original EFLAGS
|
|
|
|
pop eax
|
|
|
|
mov ecx, eax
|
|
|
|
xor eax, 200000h ; Flip ID bit in EFLAGS
|
|
|
|
push eax ; Save new EFLAGS value on stack
|
|
|
|
popfd ; Replace current EFLAGS value
|
|
|
|
pushfd ; Get new EFLAGS
|
|
|
|
pop eax ; Store new EFLAGS in EAX
|
|
|
|
xor eax, ecx ; Can not toggle ID bit,
|
|
|
|
jz done ; Processor=80486
|
|
|
|
mov has_CPUID,1 ; We have CPUID support
|
|
|
|
done:
|
|
|
|
}
|
|
|
|
#elif defined(_MSC_VER) && defined(_M_X64)
|
|
|
|
has_CPUID = 1;
|
|
|
|
#elif defined(__sun) && defined(__i386)
|
|
|
|
__asm (
|
|
|
|
" pushfl \n"
|
|
|
|
" popl %eax \n"
|
|
|
|
" movl %eax,%ecx \n"
|
|
|
|
" xorl $0x200000,%eax \n"
|
|
|
|
" pushl %eax \n"
|
|
|
|
" popfl \n"
|
|
|
|
" pushfl \n"
|
|
|
|
" popl %eax \n"
|
|
|
|
" xorl %ecx,%eax \n"
|
|
|
|
" jz 1f \n"
|
|
|
|
" movl $1,-8(%ebp) \n"
|
|
|
|
"1: \n"
|
|
|
|
);
|
|
|
|
#elif defined(__sun) && defined(__amd64)
|
|
|
|
__asm (
|
|
|
|
" pushfq \n"
|
|
|
|
" popq %rax \n"
|
|
|
|
" movq %rax,%rcx \n"
|
|
|
|
" xorl $0x200000,%eax \n"
|
|
|
|
" pushq %rax \n"
|
|
|
|
" popfq \n"
|
|
|
|
" pushfq \n"
|
|
|
|
" popq %rax \n"
|
|
|
|
" xorl %ecx,%eax \n"
|
|
|
|
" jz 1f \n"
|
|
|
|
" movl $1,-8(%rbp) \n"
|
|
|
|
"1: \n"
|
|
|
|
);
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
/* *INDENT-ON* */
|
|
|
|
return has_CPUID;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(__GNUC__) && defined(i386)
|
|
|
|
#define cpuid(func, a, b, c, d) \
|
|
|
|
__asm__ __volatile__ ( \
|
|
|
|
" pushl %%ebx \n" \
|
|
|
|
" xorl %%ecx,%%ecx \n" \
|
|
|
|
" cpuid \n" \
|
|
|
|
" movl %%ebx, %%esi \n" \
|
|
|
|
" popl %%ebx \n" : \
|
|
|
|
"=a" (a), "=S" (b), "=c" (c), "=d" (d) : "a" (func))
|
|
|
|
#elif defined(__GNUC__) && defined(__x86_64__)
|
|
|
|
#define cpuid(func, a, b, c, d) \
|
|
|
|
__asm__ __volatile__ ( \
|
|
|
|
" pushq %%rbx \n" \
|
|
|
|
" xorq %%rcx,%%rcx \n" \
|
|
|
|
" cpuid \n" \
|
|
|
|
" movq %%rbx, %%rsi \n" \
|
|
|
|
" popq %%rbx \n" : \
|
|
|
|
"=a" (a), "=S" (b), "=c" (c), "=d" (d) : "a" (func))
|
|
|
|
#elif (defined(_MSC_VER) && defined(_M_IX86)) || defined(__WATCOMC__)
|
|
|
|
#define cpuid(func, a, b, c, d) \
|
|
|
|
__asm { \
|
|
|
|
__asm mov eax, func \
|
|
|
|
__asm xor ecx, ecx \
|
|
|
|
__asm cpuid \
|
|
|
|
__asm mov a, eax \
|
|
|
|
__asm mov b, ebx \
|
|
|
|
__asm mov c, ecx \
|
|
|
|
__asm mov d, edx \
|
|
|
|
}
|
|
|
|
#elif defined(_MSC_VER) && defined(_M_X64)
|
|
|
|
#define cpuid(func, a, b, c, d) \
|
|
|
|
{ \
|
|
|
|
int CPUInfo[4]; \
|
|
|
|
__cpuid(CPUInfo, func); \
|
|
|
|
a = CPUInfo[0]; \
|
|
|
|
b = CPUInfo[1]; \
|
|
|
|
c = CPUInfo[2]; \
|
|
|
|
d = CPUInfo[3]; \
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define cpuid(func, a, b, c, d) \
|
2017-03-03 21:38:17 +00:00
|
|
|
do { a = b = c = d = 0; (void) a; (void) b; (void) c; (void) d; } while (0)
|
2015-06-21 15:33:46 +00:00
|
|
|
#endif
|
|
|
|
|
2016-11-17 03:49:04 +00:00
|
|
|
static int CPU_CPUIDFeatures[4];
|
|
|
|
static int CPU_CPUIDMaxFunction = 0;
|
|
|
|
static SDL_bool CPU_OSSavesYMM = SDL_FALSE;
|
2018-05-21 15:35:42 +00:00
|
|
|
static SDL_bool CPU_OSSavesZMM = SDL_FALSE;
|
2015-06-21 15:33:46 +00:00
|
|
|
|
2016-11-17 03:49:04 +00:00
|
|
|
static void
|
|
|
|
CPU_calcCPUIDFeatures(void)
|
2015-06-21 15:33:46 +00:00
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
static SDL_bool checked = SDL_FALSE;
|
|
|
|
if (!checked) {
|
|
|
|
checked = SDL_TRUE;
|
|
|
|
if (CPU_haveCPUID()) {
|
|
|
|
int a, b, c, d;
|
|
|
|
cpuid(0, a, b, c, d);
|
|
|
|
CPU_CPUIDMaxFunction = a;
|
|
|
|
if (CPU_CPUIDMaxFunction >= 1) {
|
|
|
|
cpuid(1, a, b, c, d);
|
|
|
|
CPU_CPUIDFeatures[0] = a;
|
|
|
|
CPU_CPUIDFeatures[1] = b;
|
|
|
|
CPU_CPUIDFeatures[2] = c;
|
|
|
|
CPU_CPUIDFeatures[3] = d;
|
|
|
|
|
|
|
|
/* Check to make sure we can call xgetbv */
|
|
|
|
if (c & 0x08000000) {
|
2018-05-21 15:35:42 +00:00
|
|
|
/* Call xgetbv to see if YMM (etc) register state is saved */
|
2015-06-21 15:33:46 +00:00
|
|
|
#if defined(__GNUC__) && (defined(i386) || defined(__x86_64__))
|
2017-03-07 05:25:06 +00:00
|
|
|
__asm__(".byte 0x0f, 0x01, 0xd0" : "=a" (a) : "c" (0) : "%edx");
|
2015-06-21 15:33:46 +00:00
|
|
|
#elif defined(_MSC_VER) && (defined(_M_IX86) || defined(_M_X64)) && (_MSC_FULL_VER >= 160040219) /* VS2010 SP1 */
|
2016-11-17 03:49:04 +00:00
|
|
|
a = (int)_xgetbv(0);
|
2015-06-21 15:33:46 +00:00
|
|
|
#elif (defined(_MSC_VER) && defined(_M_IX86)) || defined(__WATCOMC__)
|
2016-11-17 03:49:04 +00:00
|
|
|
__asm
|
|
|
|
{
|
|
|
|
xor ecx, ecx
|
|
|
|
_asm _emit 0x0f _asm _emit 0x01 _asm _emit 0xd0
|
|
|
|
mov a, eax
|
|
|
|
}
|
2015-06-21 15:33:46 +00:00
|
|
|
#endif
|
2016-11-17 03:49:04 +00:00
|
|
|
CPU_OSSavesYMM = ((a & 6) == 6) ? SDL_TRUE : SDL_FALSE;
|
2018-05-21 15:35:42 +00:00
|
|
|
CPU_OSSavesZMM = (CPU_OSSavesYMM && ((a & 0xe0) == 0xe0)) ? SDL_TRUE : SDL_FALSE;
|
2016-11-17 03:49:04 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
CPU_haveAltiVec(void)
|
|
|
|
{
|
|
|
|
volatile int altivec = 0;
|
|
|
|
#ifndef SDL_CPUINFO_DISABLED
|
2020-07-11 05:10:02 +00:00
|
|
|
#if (defined(__MACOSX__) && (defined(__ppc__) || defined(__ppc64__))) || (defined(__OpenBSD__) && defined(__powerpc__)) || (defined(__FreeBSD__) && defined(__powerpc__))
|
2015-06-21 15:33:46 +00:00
|
|
|
#ifdef __OpenBSD__
|
|
|
|
int selectors[2] = { CTL_MACHDEP, CPU_ALTIVEC };
|
2020-07-11 05:10:02 +00:00
|
|
|
#elif defined(__FreeBSD__)
|
|
|
|
int selectors[2] = { CTL_HW, PPC_FEATURE_HAS_ALTIVEC };
|
2015-06-21 15:33:46 +00:00
|
|
|
#else
|
|
|
|
int selectors[2] = { CTL_HW, HW_VECTORUNIT };
|
|
|
|
#endif
|
|
|
|
int hasVectorUnit = 0;
|
|
|
|
size_t length = sizeof(hasVectorUnit);
|
|
|
|
int error = sysctl(selectors, 2, &hasVectorUnit, &length, NULL, 0);
|
|
|
|
if (0 == error)
|
|
|
|
altivec = (hasVectorUnit != 0);
|
|
|
|
#elif SDL_ALTIVEC_BLITTERS && HAVE_SETJMP
|
|
|
|
void (*handler) (int sig);
|
|
|
|
handler = signal(SIGILL, illegal_instruction);
|
|
|
|
if (setjmp(jmpbuf) == 0) {
|
|
|
|
asm volatile ("mtspr 256, %0\n\t" "vand %%v0, %%v0, %%v0"::"r" (-1));
|
|
|
|
altivec = 1;
|
|
|
|
}
|
|
|
|
signal(SIGILL, handler);
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
return altivec;
|
|
|
|
}
|
|
|
|
|
2020-02-04 16:46:22 +00:00
|
|
|
#if defined(__ARM_ARCH) && (__ARM_ARCH >= 6)
|
|
|
|
static int
|
|
|
|
CPU_haveARMSIMD(void)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
#elif !defined(__arm__)
|
2019-11-13 23:46:58 +00:00
|
|
|
static int
|
|
|
|
CPU_haveARMSIMD(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2019-10-25 01:12:08 +00:00
|
|
|
|
2019-11-13 23:46:58 +00:00
|
|
|
#elif defined(__LINUX__)
|
2019-10-25 01:12:08 +00:00
|
|
|
#include <unistd.h>
|
|
|
|
#include <sys/types.h>
|
|
|
|
#include <sys/stat.h>
|
|
|
|
#include <fcntl.h>
|
|
|
|
#include <elf.h>
|
|
|
|
|
2019-11-13 23:46:58 +00:00
|
|
|
static int
|
2019-10-25 01:12:08 +00:00
|
|
|
CPU_haveARMSIMD(void)
|
|
|
|
{
|
|
|
|
int arm_simd = 0;
|
|
|
|
int fd;
|
|
|
|
|
|
|
|
fd = open("/proc/self/auxv", O_RDONLY);
|
|
|
|
if (fd >= 0)
|
|
|
|
{
|
|
|
|
Elf32_auxv_t aux;
|
|
|
|
while (read(fd, &aux, sizeof aux) == sizeof aux)
|
|
|
|
{
|
|
|
|
if (aux.a_type == AT_PLATFORM)
|
|
|
|
{
|
|
|
|
const char *plat = (const char *) aux.a_un.a_val;
|
2019-11-16 21:55:36 +00:00
|
|
|
if (plat) {
|
|
|
|
arm_simd = strncmp(plat, "v6l", 3) == 0 ||
|
|
|
|
strncmp(plat, "v7l", 3) == 0;
|
|
|
|
}
|
2019-10-25 01:12:08 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
close(fd);
|
|
|
|
}
|
|
|
|
return arm_simd;
|
|
|
|
}
|
|
|
|
|
2020-01-06 20:26:52 +00:00
|
|
|
#elif defined(__RISCOS__)
|
|
|
|
|
|
|
|
static int
|
|
|
|
CPU_haveARMSIMD(void)
|
|
|
|
{
|
|
|
|
_kernel_swi_regs regs;
|
|
|
|
regs.r[0] = 0;
|
|
|
|
if (_kernel_swi(OS_PlatformFeatures, ®s, ®s) != NULL)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (!(regs.r[0] & (1<<31)))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
regs.r[0] = 34;
|
|
|
|
regs.r[1] = 29;
|
|
|
|
if (_kernel_swi(OS_PlatformFeatures, ®s, ®s) != NULL)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return regs.r[0];
|
|
|
|
}
|
|
|
|
|
2019-10-25 01:12:08 +00:00
|
|
|
#else
|
2019-11-13 23:46:58 +00:00
|
|
|
static int
|
2019-10-25 01:12:08 +00:00
|
|
|
CPU_haveARMSIMD(void)
|
|
|
|
{
|
2020-02-04 16:46:22 +00:00
|
|
|
#warning SDL_HasARMSIMD is not implemented for this ARM platform. Write me.
|
|
|
|
return 0;
|
2019-10-25 01:12:08 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2019-11-18 18:48:14 +00:00
|
|
|
#if defined(__LINUX__) && defined(__ARM_ARCH) && !defined(HAVE_GETAUXVAL)
|
2016-11-17 06:15:16 +00:00
|
|
|
static int
|
2016-11-17 20:57:58 +00:00
|
|
|
readProcAuxvForNeon(void)
|
2016-11-17 06:15:16 +00:00
|
|
|
{
|
|
|
|
int neon = 0;
|
2016-11-17 20:57:58 +00:00
|
|
|
int kv[2];
|
|
|
|
const int fd = open("/proc/self/auxv", O_RDONLY);
|
2016-11-17 21:04:00 +00:00
|
|
|
if (fd != -1) {
|
|
|
|
while (read(fd, kv, sizeof (kv)) == sizeof (kv)) {
|
|
|
|
if (kv[0] == AT_HWCAP) {
|
|
|
|
neon = ((kv[1] & HWCAP_NEON) == HWCAP_NEON);
|
|
|
|
break;
|
|
|
|
}
|
2016-11-17 20:57:58 +00:00
|
|
|
}
|
2016-11-17 21:04:00 +00:00
|
|
|
close(fd);
|
2016-11-17 20:57:58 +00:00
|
|
|
}
|
|
|
|
return neon;
|
|
|
|
}
|
|
|
|
#endif
|
2016-11-17 06:15:16 +00:00
|
|
|
|
2016-11-17 20:57:58 +00:00
|
|
|
static int
|
|
|
|
CPU_haveNEON(void)
|
|
|
|
{
|
2016-11-17 06:15:16 +00:00
|
|
|
/* The way you detect NEON is a privileged instruction on ARM, so you have
|
|
|
|
query the OS kernel in a platform-specific way. :/ */
|
2018-12-04 15:50:31 +00:00
|
|
|
#if defined(SDL_CPUINFO_DISABLED)
|
|
|
|
return 0; /* disabled */
|
|
|
|
#elif (defined(__WINDOWS__) || defined(__WINRT__)) && (defined(_M_ARM) || defined(_M_ARM64))
|
|
|
|
/* Visual Studio, for ARM, doesn't define __ARM_ARCH. Handle this first. */
|
|
|
|
/* Seems to have been removed */
|
|
|
|
# if !defined(PF_ARM_NEON_INSTRUCTIONS_AVAILABLE)
|
|
|
|
# define PF_ARM_NEON_INSTRUCTIONS_AVAILABLE 19
|
|
|
|
# endif
|
|
|
|
/* All WinRT ARM devices are required to support NEON, but just in case. */
|
|
|
|
return IsProcessorFeaturePresent(PF_ARM_NEON_INSTRUCTIONS_AVAILABLE) != 0;
|
2020-02-04 16:46:22 +00:00
|
|
|
#elif defined(__ARM_ARCH) && (__ARM_ARCH >= 8)
|
2016-11-22 01:35:59 +00:00
|
|
|
return 1; /* ARMv8 always has non-optional NEON support. */
|
2020-02-04 16:46:22 +00:00
|
|
|
#elif defined(__APPLE__) && defined(__ARM_ARCH) && (__ARM_ARCH >= 7)
|
2016-11-22 01:35:59 +00:00
|
|
|
/* (note that sysctlbyname("hw.optional.neon") doesn't work!) */
|
|
|
|
return 1; /* all Apple ARMv7 chips and later have NEON. */
|
2016-11-17 20:57:58 +00:00
|
|
|
#elif defined(__APPLE__)
|
2017-11-12 01:21:47 +00:00
|
|
|
return 0; /* assume anything else from Apple doesn't have NEON. */
|
2020-06-23 17:09:29 +00:00
|
|
|
#elif defined(__OpenBSD__)
|
|
|
|
return 1; /* OpenBSD only supports ARMv7 CPUs that have NEON. */
|
2020-02-04 16:46:22 +00:00
|
|
|
#elif !defined(__arm__)
|
|
|
|
return 0; /* not an ARM CPU at all. */
|
2017-08-17 01:31:03 +00:00
|
|
|
#elif defined(__QNXNTO__)
|
|
|
|
return SYSPAGE_ENTRY(cpuinfo)->flags & ARM_CPU_FLAG_NEON;
|
2016-11-17 21:01:59 +00:00
|
|
|
#elif (defined(__LINUX__) || defined(__ANDROID__)) && defined(HAVE_GETAUXVAL)
|
2016-11-17 22:03:43 +00:00
|
|
|
return ((getauxval(AT_HWCAP) & HWCAP_NEON) == HWCAP_NEON);
|
2018-12-01 17:19:11 +00:00
|
|
|
#elif defined(__LINUX__)
|
|
|
|
return readProcAuxvForNeon();
|
|
|
|
#elif defined(__ANDROID__)
|
|
|
|
/* Use NDK cpufeatures to read either /proc/self/auxv or /proc/cpuinfo */
|
|
|
|
{
|
|
|
|
AndroidCpuFamily cpu_family = android_getCpuFamily();
|
|
|
|
if (cpu_family == ANDROID_CPU_FAMILY_ARM) {
|
|
|
|
uint64_t cpu_features = android_getCpuFeatures();
|
|
|
|
if ((cpu_features & ANDROID_CPU_ARM_FEATURE_NEON) != 0) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2020-01-06 20:26:52 +00:00
|
|
|
#elif defined(__RISCOS__)
|
|
|
|
/* Use the VFPSupport_Features SWI to access the MVFR registers */
|
|
|
|
{
|
|
|
|
_kernel_swi_regs regs;
|
|
|
|
regs.r[0] = 0;
|
|
|
|
if (_kernel_swi(VFPSupport_Features, ®s, ®s) == NULL) {
|
|
|
|
if ((regs.r[2] & 0xFFF000) == 0x111000) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2016-11-17 20:57:58 +00:00
|
|
|
#else
|
|
|
|
#warning SDL_HasNEON is not implemented for this ARM platform. Write me.
|
2016-11-17 21:01:59 +00:00
|
|
|
return 0;
|
2016-11-17 06:15:16 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2015-06-21 15:33:46 +00:00
|
|
|
static int
|
|
|
|
CPU_have3DNow(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
if (CPU_CPUIDMaxFunction > 0) { /* that is, do we have CPUID at all? */
|
2015-06-21 15:33:46 +00:00
|
|
|
int a, b, c, d;
|
|
|
|
cpuid(0x80000000, a, b, c, d);
|
|
|
|
if (a >= 0x80000001) {
|
|
|
|
cpuid(0x80000001, a, b, c, d);
|
|
|
|
return (d & 0x80000000);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-11-17 03:49:04 +00:00
|
|
|
#define CPU_haveRDTSC() (CPU_CPUIDFeatures[3] & 0x00000010)
|
|
|
|
#define CPU_haveMMX() (CPU_CPUIDFeatures[3] & 0x00800000)
|
|
|
|
#define CPU_haveSSE() (CPU_CPUIDFeatures[3] & 0x02000000)
|
|
|
|
#define CPU_haveSSE2() (CPU_CPUIDFeatures[3] & 0x04000000)
|
|
|
|
#define CPU_haveSSE3() (CPU_CPUIDFeatures[2] & 0x00000001)
|
|
|
|
#define CPU_haveSSE41() (CPU_CPUIDFeatures[2] & 0x00080000)
|
|
|
|
#define CPU_haveSSE42() (CPU_CPUIDFeatures[2] & 0x00100000)
|
|
|
|
#define CPU_haveAVX() (CPU_OSSavesYMM && (CPU_CPUIDFeatures[2] & 0x10000000))
|
2015-06-21 15:33:46 +00:00
|
|
|
|
|
|
|
static int
|
|
|
|
CPU_haveAVX2(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
if (CPU_OSSavesYMM && (CPU_CPUIDMaxFunction >= 7)) {
|
2015-06-21 15:33:46 +00:00
|
|
|
int a, b, c, d;
|
2016-11-17 06:41:56 +00:00
|
|
|
(void) a; (void) b; (void) c; (void) d; /* compiler warnings... */
|
2016-11-17 03:49:04 +00:00
|
|
|
cpuid(7, a, b, c, d);
|
|
|
|
return (b & 0x00000020);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-05-21 15:35:42 +00:00
|
|
|
static int
|
|
|
|
CPU_haveAVX512F(void)
|
|
|
|
{
|
|
|
|
if (CPU_OSSavesZMM && (CPU_CPUIDMaxFunction >= 7)) {
|
|
|
|
int a, b, c, d;
|
|
|
|
(void) a; (void) b; (void) c; (void) d; /* compiler warnings... */
|
|
|
|
cpuid(7, a, b, c, d);
|
|
|
|
return (b & 0x00010000);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-21 15:33:46 +00:00
|
|
|
static int SDL_CPUCount = 0;
|
|
|
|
|
|
|
|
int
|
|
|
|
SDL_GetCPUCount(void)
|
|
|
|
{
|
|
|
|
if (!SDL_CPUCount) {
|
|
|
|
#ifndef SDL_CPUINFO_DISABLED
|
|
|
|
#if defined(HAVE_SYSCONF) && defined(_SC_NPROCESSORS_ONLN)
|
|
|
|
if (SDL_CPUCount <= 0) {
|
|
|
|
SDL_CPUCount = (int)sysconf(_SC_NPROCESSORS_ONLN);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#ifdef HAVE_SYSCTLBYNAME
|
|
|
|
if (SDL_CPUCount <= 0) {
|
|
|
|
size_t size = sizeof(SDL_CPUCount);
|
|
|
|
sysctlbyname("hw.ncpu", &SDL_CPUCount, &size, NULL, 0);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#ifdef __WIN32__
|
|
|
|
if (SDL_CPUCount <= 0) {
|
|
|
|
SYSTEM_INFO info;
|
|
|
|
GetSystemInfo(&info);
|
|
|
|
SDL_CPUCount = info.dwNumberOfProcessors;
|
|
|
|
}
|
|
|
|
#endif
|
2017-08-21 20:00:40 +00:00
|
|
|
#ifdef __OS2__
|
|
|
|
if (SDL_CPUCount <= 0) {
|
|
|
|
DosQuerySysInfo(QSV_NUMPROCESSORS, QSV_NUMPROCESSORS,
|
|
|
|
&SDL_CPUCount, sizeof(SDL_CPUCount) );
|
|
|
|
}
|
|
|
|
#endif
|
2015-06-21 15:33:46 +00:00
|
|
|
#endif
|
|
|
|
/* There has to be at least 1, right? :) */
|
|
|
|
if (SDL_CPUCount <= 0) {
|
|
|
|
SDL_CPUCount = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return SDL_CPUCount;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Oh, such a sweet sweet trick, just not very useful. :) */
|
|
|
|
static const char *
|
|
|
|
SDL_GetCPUType(void)
|
|
|
|
{
|
|
|
|
static char SDL_CPUType[13];
|
|
|
|
|
|
|
|
if (!SDL_CPUType[0]) {
|
|
|
|
int i = 0;
|
|
|
|
|
2016-11-17 03:49:04 +00:00
|
|
|
CPU_calcCPUIDFeatures();
|
|
|
|
if (CPU_CPUIDMaxFunction > 0) { /* do we have CPUID at all? */
|
2015-06-21 15:33:46 +00:00
|
|
|
int a, b, c, d;
|
|
|
|
cpuid(0x00000000, a, b, c, d);
|
|
|
|
(void) a;
|
|
|
|
SDL_CPUType[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(b & 0xff);
|
|
|
|
|
|
|
|
SDL_CPUType[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(d & 0xff);
|
|
|
|
|
|
|
|
SDL_CPUType[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUType[i++] = (char)(c & 0xff);
|
|
|
|
}
|
|
|
|
if (!SDL_CPUType[0]) {
|
|
|
|
SDL_strlcpy(SDL_CPUType, "Unknown", sizeof(SDL_CPUType));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return SDL_CPUType;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef TEST_MAIN /* !!! FIXME: only used for test at the moment. */
|
|
|
|
static const char *
|
|
|
|
SDL_GetCPUName(void)
|
|
|
|
{
|
|
|
|
static char SDL_CPUName[48];
|
|
|
|
|
|
|
|
if (!SDL_CPUName[0]) {
|
|
|
|
int i = 0;
|
|
|
|
int a, b, c, d;
|
|
|
|
|
2016-11-17 03:49:04 +00:00
|
|
|
CPU_calcCPUIDFeatures();
|
|
|
|
if (CPU_CPUIDMaxFunction > 0) { /* do we have CPUID at all? */
|
2015-06-21 15:33:46 +00:00
|
|
|
cpuid(0x80000000, a, b, c, d);
|
|
|
|
if (a >= 0x80000004) {
|
|
|
|
cpuid(0x80000002, a, b, c, d);
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
cpuid(0x80000003, a, b, c, d);
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
cpuid(0x80000004, a, b, c, d);
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(a & 0xff); a >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(b & 0xff); b >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(c & 0xff); c >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
SDL_CPUName[i++] = (char)(d & 0xff); d >>= 8;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (!SDL_CPUName[0]) {
|
|
|
|
SDL_strlcpy(SDL_CPUName, "Unknown", sizeof(SDL_CPUName));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return SDL_CPUName;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int
|
|
|
|
SDL_GetCPUCacheLineSize(void)
|
|
|
|
{
|
|
|
|
const char *cpuType = SDL_GetCPUType();
|
|
|
|
int a, b, c, d;
|
|
|
|
(void) a; (void) b; (void) c; (void) d;
|
2020-11-10 04:36:35 +00:00
|
|
|
if (SDL_strcmp(cpuType, "GenuineIntel") == 0 || SDL_strcmp(cpuType, "CentaurHauls") == 0 || SDL_strcmp(cpuType, " Shanghai ") == 0) {
|
2015-06-21 15:33:46 +00:00
|
|
|
cpuid(0x00000001, a, b, c, d);
|
|
|
|
return (((b >> 8) & 0xff) * 8);
|
2019-05-15 11:54:36 +00:00
|
|
|
} else if (SDL_strcmp(cpuType, "AuthenticAMD") == 0 || SDL_strcmp(cpuType, "HygonGenuine") == 0) {
|
2015-06-21 15:33:46 +00:00
|
|
|
cpuid(0x80000005, a, b, c, d);
|
|
|
|
return (c & 0xff);
|
|
|
|
} else {
|
|
|
|
/* Just make a guess here... */
|
|
|
|
return SDL_CACHELINE_SIZE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static Uint32 SDL_CPUFeatures = 0xFFFFFFFF;
|
2018-05-21 15:34:57 +00:00
|
|
|
static Uint32 SDL_SIMDAlignment = 0xFFFFFFFF;
|
2015-06-21 15:33:46 +00:00
|
|
|
|
|
|
|
static Uint32
|
|
|
|
SDL_GetCPUFeatures(void)
|
|
|
|
{
|
|
|
|
if (SDL_CPUFeatures == 0xFFFFFFFF) {
|
2016-11-17 03:49:04 +00:00
|
|
|
CPU_calcCPUIDFeatures();
|
2015-06-21 15:33:46 +00:00
|
|
|
SDL_CPUFeatures = 0;
|
2019-10-21 02:17:59 +00:00
|
|
|
SDL_SIMDAlignment = sizeof(void *); /* a good safe base value */
|
2015-06-21 15:33:46 +00:00
|
|
|
if (CPU_haveRDTSC()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_RDTSC;
|
|
|
|
}
|
|
|
|
if (CPU_haveAltiVec()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_ALTIVEC;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveMMX()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_MMX;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 8);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_have3DNow()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_3DNOW;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 8);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveSSE()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_SSE;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveSSE2()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_SSE2;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveSSE3()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_SSE3;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveSSE41()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_SSE41;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveSSE42()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_SSE42;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveAVX()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_AVX;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 32);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
if (CPU_haveAVX2()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_AVX2;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 32);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
2018-05-21 15:35:42 +00:00
|
|
|
if (CPU_haveAVX512F()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_AVX512F;
|
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 64);
|
|
|
|
}
|
2019-10-25 01:12:08 +00:00
|
|
|
if (CPU_haveARMSIMD()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_ARM_SIMD;
|
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
|
|
|
}
|
2016-11-17 06:15:16 +00:00
|
|
|
if (CPU_haveNEON()) {
|
|
|
|
SDL_CPUFeatures |= CPU_HAS_NEON;
|
2018-05-21 15:34:57 +00:00
|
|
|
SDL_SIMDAlignment = SDL_max(SDL_SIMDAlignment, 16);
|
2016-11-17 06:15:16 +00:00
|
|
|
}
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
return SDL_CPUFeatures;
|
|
|
|
}
|
|
|
|
|
2016-11-17 03:49:04 +00:00
|
|
|
#define CPU_FEATURE_AVAILABLE(f) ((SDL_GetCPUFeatures() & f) ? SDL_TRUE : SDL_FALSE)
|
|
|
|
|
|
|
|
SDL_bool SDL_HasRDTSC(void)
|
2015-06-21 15:33:46 +00:00
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_RDTSC);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasAltiVec(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_ALTIVEC);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasMMX(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_MMX);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_Has3DNow(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_3DNOW);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasSSE(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_SSE);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasSSE2(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_SSE2);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasSSE3(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_SSE3);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasSSE41(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_SSE41);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasSSE42(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_SSE42);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasAVX(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_AVX);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SDL_bool
|
|
|
|
SDL_HasAVX2(void)
|
|
|
|
{
|
2016-11-17 03:49:04 +00:00
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_AVX2);
|
2015-06-21 15:33:46 +00:00
|
|
|
}
|
|
|
|
|
2018-05-21 15:35:42 +00:00
|
|
|
SDL_bool
|
|
|
|
SDL_HasAVX512F(void)
|
|
|
|
{
|
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_AVX512F);
|
|
|
|
}
|
|
|
|
|
2019-10-25 01:12:08 +00:00
|
|
|
SDL_bool
|
|
|
|
SDL_HasARMSIMD(void)
|
|
|
|
{
|
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_ARM_SIMD);
|
|
|
|
}
|
|
|
|
|
2016-11-17 06:15:16 +00:00
|
|
|
SDL_bool
|
|
|
|
SDL_HasNEON(void)
|
|
|
|
{
|
|
|
|
return CPU_FEATURE_AVAILABLE(CPU_HAS_NEON);
|
|
|
|
}
|
|
|
|
|
2015-06-21 15:33:46 +00:00
|
|
|
static int SDL_SystemRAM = 0;
|
|
|
|
|
|
|
|
int
|
|
|
|
SDL_GetSystemRAM(void)
|
|
|
|
{
|
|
|
|
if (!SDL_SystemRAM) {
|
|
|
|
#ifndef SDL_CPUINFO_DISABLED
|
|
|
|
#if defined(HAVE_SYSCONF) && defined(_SC_PHYS_PAGES) && defined(_SC_PAGESIZE)
|
|
|
|
if (SDL_SystemRAM <= 0) {
|
|
|
|
SDL_SystemRAM = (int)((Sint64)sysconf(_SC_PHYS_PAGES) * sysconf(_SC_PAGESIZE) / (1024*1024));
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#ifdef HAVE_SYSCTLBYNAME
|
|
|
|
if (SDL_SystemRAM <= 0) {
|
2015-12-29 07:32:47 +00:00
|
|
|
#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__NetBSD__)
|
2015-06-21 15:33:46 +00:00
|
|
|
#ifdef HW_REALMEM
|
|
|
|
int mib[2] = {CTL_HW, HW_REALMEM};
|
|
|
|
#else
|
|
|
|
/* might only report up to 2 GiB */
|
|
|
|
int mib[2] = {CTL_HW, HW_PHYSMEM};
|
|
|
|
#endif /* HW_REALMEM */
|
|
|
|
#else
|
|
|
|
int mib[2] = {CTL_HW, HW_MEMSIZE};
|
|
|
|
#endif /* __FreeBSD__ || __FreeBSD_kernel__ */
|
|
|
|
Uint64 memsize = 0;
|
|
|
|
size_t len = sizeof(memsize);
|
|
|
|
|
|
|
|
if (sysctl(mib, 2, &memsize, &len, NULL, 0) == 0) {
|
|
|
|
SDL_SystemRAM = (int)(memsize / (1024*1024));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#ifdef __WIN32__
|
|
|
|
if (SDL_SystemRAM <= 0) {
|
|
|
|
MEMORYSTATUSEX stat;
|
|
|
|
stat.dwLength = sizeof(stat);
|
|
|
|
if (GlobalMemoryStatusEx(&stat)) {
|
|
|
|
SDL_SystemRAM = (int)(stat.ullTotalPhys / (1024 * 1024));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2017-08-21 20:00:40 +00:00
|
|
|
#ifdef __OS2__
|
|
|
|
if (SDL_SystemRAM <= 0) {
|
|
|
|
Uint32 sysram = 0;
|
|
|
|
DosQuerySysInfo(QSV_TOTPHYSMEM, QSV_TOTPHYSMEM, &sysram, 4);
|
|
|
|
SDL_SystemRAM = (int) (sysram / 0x100000U);
|
|
|
|
}
|
|
|
|
#endif
|
2020-01-06 20:26:52 +00:00
|
|
|
#ifdef __RISCOS__
|
|
|
|
if (SDL_SystemRAM <= 0) {
|
|
|
|
_kernel_swi_regs regs;
|
|
|
|
regs.r[0] = 0x108;
|
|
|
|
if (_kernel_swi(OS_Memory, ®s, ®s) == NULL) {
|
|
|
|
SDL_SystemRAM = (int)(regs.r[1] * regs.r[2] / (1024 * 1024));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
2015-06-21 15:33:46 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return SDL_SystemRAM;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2018-05-21 15:34:57 +00:00
|
|
|
size_t
|
|
|
|
SDL_SIMDGetAlignment(void)
|
|
|
|
{
|
|
|
|
if (SDL_SIMDAlignment == 0xFFFFFFFF) {
|
|
|
|
SDL_GetCPUFeatures(); /* make sure this has been calculated */
|
|
|
|
}
|
|
|
|
SDL_assert(SDL_SIMDAlignment != 0);
|
|
|
|
return SDL_SIMDAlignment;
|
|
|
|
}
|
|
|
|
|
|
|
|
void *
|
|
|
|
SDL_SIMDAlloc(const size_t len)
|
|
|
|
{
|
|
|
|
const size_t alignment = SDL_SIMDGetAlignment();
|
|
|
|
const size_t padding = alignment - (len % alignment);
|
|
|
|
const size_t padded = (padding != alignment) ? (len + padding) : len;
|
|
|
|
Uint8 *retval = NULL;
|
|
|
|
Uint8 *ptr = (Uint8 *) SDL_malloc(padded + alignment + sizeof (void *));
|
|
|
|
if (ptr) {
|
|
|
|
/* store the actual malloc pointer right before our aligned pointer. */
|
|
|
|
retval = ptr + sizeof (void *);
|
|
|
|
retval += alignment - (((size_t) retval) % alignment);
|
|
|
|
*(((void **) retval) - 1) = ptr;
|
|
|
|
}
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2020-06-11 16:03:33 +00:00
|
|
|
void *
|
|
|
|
SDL_SIMDRealloc(void *mem, const size_t len)
|
|
|
|
{
|
|
|
|
const size_t alignment = SDL_SIMDGetAlignment();
|
|
|
|
const size_t padding = alignment - (len % alignment);
|
|
|
|
const size_t padded = (padding != alignment) ? (len + padding) : len;
|
|
|
|
Uint8 *retval = (Uint8*) mem;
|
|
|
|
void *oldmem = mem;
|
2020-09-07 17:00:21 +00:00
|
|
|
size_t memdiff = 0, ptrdiff;
|
2020-06-11 16:03:33 +00:00
|
|
|
Uint8 *ptr;
|
|
|
|
|
|
|
|
if (mem) {
|
|
|
|
void **realptr = (void **) mem;
|
|
|
|
realptr--;
|
|
|
|
mem = *(((void **) mem) - 1);
|
|
|
|
|
|
|
|
/* Check the delta between the real pointer and user pointer */
|
|
|
|
memdiff = ((size_t) oldmem) - ((size_t) mem);
|
|
|
|
}
|
|
|
|
|
|
|
|
ptr = (Uint8 *) SDL_realloc(mem, padded + alignment + sizeof (void *));
|
|
|
|
|
|
|
|
if (ptr == mem) {
|
|
|
|
return retval; /* Pointer didn't change, nothing to do */
|
|
|
|
}
|
|
|
|
if (ptr == NULL) {
|
|
|
|
return NULL; /* Out of memory, bail! */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Store the actual malloc pointer right before our aligned pointer. */
|
|
|
|
retval = ptr + sizeof (void *);
|
|
|
|
retval += alignment - (((size_t) retval) % alignment);
|
|
|
|
|
|
|
|
/* Make sure the delta is the same! */
|
|
|
|
if (mem) {
|
|
|
|
ptrdiff = ((size_t) retval) - ((size_t) ptr);
|
|
|
|
if (memdiff != ptrdiff) { /* Delta has changed, copy to new offset! */
|
|
|
|
oldmem = (void*) (((size_t) ptr) + memdiff);
|
|
|
|
|
|
|
|
/* Even though the data past the old `len` is undefined, this is the
|
|
|
|
* only length value we have, and it guarantees that we copy all the
|
|
|
|
* previous memory anyhow.
|
|
|
|
*/
|
|
|
|
SDL_memmove(retval, oldmem, len);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Actually store the malloc pointer, finally. */
|
|
|
|
*(((void **) retval) - 1) = ptr;
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
2018-05-21 15:34:57 +00:00
|
|
|
void
|
|
|
|
SDL_SIMDFree(void *ptr)
|
|
|
|
{
|
|
|
|
if (ptr) {
|
|
|
|
void **realptr = (void **) ptr;
|
|
|
|
realptr--;
|
|
|
|
SDL_free(*(((void **) ptr) - 1));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2015-06-21 15:33:46 +00:00
|
|
|
#ifdef TEST_MAIN
|
|
|
|
|
|
|
|
#include <stdio.h>
|
|
|
|
|
|
|
|
int
|
|
|
|
main()
|
|
|
|
{
|
|
|
|
printf("CPU count: %d\n", SDL_GetCPUCount());
|
|
|
|
printf("CPU type: %s\n", SDL_GetCPUType());
|
|
|
|
printf("CPU name: %s\n", SDL_GetCPUName());
|
|
|
|
printf("CacheLine size: %d\n", SDL_GetCPUCacheLineSize());
|
|
|
|
printf("RDTSC: %d\n", SDL_HasRDTSC());
|
|
|
|
printf("Altivec: %d\n", SDL_HasAltiVec());
|
|
|
|
printf("MMX: %d\n", SDL_HasMMX());
|
|
|
|
printf("3DNow: %d\n", SDL_Has3DNow());
|
|
|
|
printf("SSE: %d\n", SDL_HasSSE());
|
|
|
|
printf("SSE2: %d\n", SDL_HasSSE2());
|
|
|
|
printf("SSE3: %d\n", SDL_HasSSE3());
|
|
|
|
printf("SSE4.1: %d\n", SDL_HasSSE41());
|
|
|
|
printf("SSE4.2: %d\n", SDL_HasSSE42());
|
|
|
|
printf("AVX: %d\n", SDL_HasAVX());
|
|
|
|
printf("AVX2: %d\n", SDL_HasAVX2());
|
2018-05-21 15:35:42 +00:00
|
|
|
printf("AVX-512F: %d\n", SDL_HasAVX512F());
|
2019-10-25 01:12:08 +00:00
|
|
|
printf("ARM SIMD: %d\n", SDL_HasARMSIMD());
|
2016-11-17 06:15:16 +00:00
|
|
|
printf("NEON: %d\n", SDL_HasNEON());
|
2015-06-21 15:33:46 +00:00
|
|
|
printf("RAM: %d MB\n", SDL_GetSystemRAM());
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* TEST_MAIN */
|
|
|
|
|
|
|
|
/* vi: set ts=4 sw=4 expandtab: */
|